联系我们
中文
GAL18V10B-15LP

Lattice GAL18V10B-15LP

EE PLD10

比较
GAL18V10B-15LP
IC CPLD 10MC 15NS 20DIP
paypalvisamastercarddiscover
upsdhlsf
比较

¥360.50

价格更新:一个月前

博斯克质量保证

912ob9001 201514001 201545001 201813485 2016esdduns
产品详情

Overview

The GAL18V10, at 7.5 ns maximum propagation delay time, combines a high performance CMOS process with Electrically Erasable (E2) floating gate technology to provide a very flexible 20-pin PLD. CMOS circuitry allows the GAL18V10B-10LP to consume much less power when compared to its bipolar counterparts. The E2 technology offers high speed (<100ms) erase times, providing the ability to reprogram or reconfigure the device quickly and efficiently.By building on the popular 22V10 architecture, the GAL18V10B-10LP eliminates the learning curve usually associated with using a new device architecture. The generic architecture provides maximum design flexibility by allowing the Output Logic Macrocell (OLMC) to be configured by the user. The GAL18V10B-10LP OLMC is fully compatible with the OLMC in standard bipolar and CMOS 22V10 devices.Unique test circuitry and reprogrammable cells allow complete AC, DC, and functional testing during manufacture. As a result, Lattice Semiconductor delivers 100% field programmability and functionality of all GAL products. In addition, 100 erase/write cycles and data retention in excess of 20 years are specified.• HIGH PERFORMANCE E2CMOS® TECHNOLOGY— 7.5 ns Maximum Propagation Delay— Fmax = 111 MHz— 5.5 ns Maximum from Clock Input to Data Output— TTL Compatible 16 mA Outputs— UltraMOS® Advanced CMOS Technology• LOW POWER CMOS— 75 mA Typical Icc• ACTIVE PULL-UPS ON ALL PINS• I²  CELL TECHNOLOGY— Reconfigurable Logic— Reprogrammable Cells— 100% Tested/100% Yields— High Speed Electrical Erasure (<100ms)— 20 Year Data Retention• TEN OUTPUT LOGIC MACROCELLS— Uses Standard 22V10 Macrocell Architecture— Maximum Flexibility for Complex Logic Designs• PRELOAD AND POWER-ON RESET OF REGISTERS— 100% Functional Testability• APPLICATIONS INCLUDE:— DMA Control— State Machine Control— High Speed Graphics Processing— Standard Logic Speed Upgrade• ELECTRONIC SIGNATURE FOR IDENTIFICATION

Features

GAL®18V10 Series
20-DIP (0.300, 7.62mm) package
10 I/Os
The operating temperature of 0°C~75°C TA
20 pin count
20 pins
5V power supplies
10 outputs

Through Hole Mounting Type

Applications


There are a lot of Lattice Semiconductor Corporation
GAL18V10B-15LP CPLDs applications.

  • Timing control
  • Interface bridging
  • I/O expansion
  • Discrete logic functions
  • Bootloaders for FPGAs
  • Address decoders
  • Custom state machines
  • Digital systems
  • Portable digital devices
  • Handheld digital devices
产品属性
全选
型号系列: GAL®18V10
包装: 管件
部件状态: 停产
可编程: 未验证
可编程类型: EE PLD
宏单元数: 10
安装类型: 通孔
封装/外壳: 20-DIP(0.300",7.62mm)
供应商器件封装: 20-PDIP
Lattice Semiconductor Corporation

Lattice Semiconductor Corporation

Lattice Semiconductor是一家领先的低功耗可编程逻辑解决方案提供商,总部位于美国俄勒冈州希尔斯伯勒。公司成立于1983年,专注于开发低功耗现场可编程门阵列(FPGA)技术,服务于通信、计算、工业、汽车和消费市场。

实时新闻

博斯克数字

收入: 85M

2022年的收入为8500万美元,与2021年增长63%。

国家: 105

博斯克服务全球105个国家的客户。

配件发货: 25M+

我们在过去的五年中发货了2.5亿个配件,比前五年增长148%。

制造商: 950

2022年,博斯克从近950个制造商售卖了配件。

所有产品零件号 0 - Z